

### **STV8172A**

# Vertical deflection booster for 3 App TV/monitor applications with 70 V flyback generator

#### **Features**

- Power amplifier
- Flyback generator
- Stand-by control
- Output current up to 3.0 App
- Thermal protection

### **Description**

Designed for monitors and high performance TVs, the STV8172A vertical deflection booster delivers flyback voltages up to 70V.

The STV8172A operates with supplies up to 35V and provides up to 3  $A_{PP}$  output current to drive the yoke.

The STV8172A is offered in a Heptawatt plastic package.

In double-supply applications, a stand-by state will be reached by stopping the (+) supply alone.

Figure 1. Heptawatt package



Figure 2. STV8172A pin detail





Contents STV8172A

### **Contents**

| 1 | Abs   | olute maximum ratings |                                        |   |  |  |  |
|---|-------|-----------------------|----------------------------------------|---|--|--|--|
| 2 | Ther  | ermal data            |                                        |   |  |  |  |
| 3 | Elec  | trical ch             | naracteristics 5                       | , |  |  |  |
| 4 | Арр   | lication              | hints 7                                | , |  |  |  |
|   | 4.1   | DC-co                 | upled application 7                    | , |  |  |  |
|   |       | 4.1.1                 | Application hints                      | ; |  |  |  |
|   |       | 4.1.2                 | Ripple rejection9                      | ) |  |  |  |
|   | 4.2   | AC-cou                | upled applications                     | ) |  |  |  |
|   |       | 4.2.1                 | Application hints                      |   |  |  |  |
|   | 4.3   | Applica               | ation with differential-output drivers |   |  |  |  |
|   |       | 4.3.1                 | Centering                              | , |  |  |  |
|   |       | 4.3.2                 | Peak current                           |   |  |  |  |
|   |       | 4.3.3                 | Ripple rejection12                     |   |  |  |  |
|   |       | 4.3.4                 | Secondary breakdown diagrams           |   |  |  |  |
| 5 | Mou   | nting in              | structions                             |   |  |  |  |
| 6 | Pin ( | configui              | ration                                 | , |  |  |  |
| 7 | Pack  | kage me               | echanical data                         | ; |  |  |  |
|   | 7.1   | Lead-f                | ree packaging                          | , |  |  |  |
| 8 | Revi  | sion his              | story                                  |   |  |  |  |

# 1 Absolute maximum ratings

Table 1. Absolute maximum ratings

| Symbol                          | Parameter                                                    | Value                                | Unit |  |  |  |  |  |
|---------------------------------|--------------------------------------------------------------|--------------------------------------|------|--|--|--|--|--|
| Voltage                         | Voltage                                                      |                                      |      |  |  |  |  |  |
| V <sub>S</sub>                  | Supply voltage (pin 2) - Note 1 and Note 2                   | 40                                   | V    |  |  |  |  |  |
| V <sub>5</sub> , V <sub>6</sub> | Flyback peak voltage - Note 2                                | 70                                   | V    |  |  |  |  |  |
| V <sub>3</sub>                  | Voltage at Pin 3 - Note 2, Note 3 and Note 6                 | -0.4 to (V <sub>S</sub> + 3)         | V    |  |  |  |  |  |
| V <sub>1</sub> , V <sub>7</sub> | Amplifier input voltage - Note 2, Note 6 and Note 7          | - 0.4 to (V <sub>S</sub> + 2) or +40 | V    |  |  |  |  |  |
| Current                         |                                                              |                                      |      |  |  |  |  |  |
| I <sub>0</sub> (1)              | Output peak current at f = 50 to 200 Hz, t ≤10µs - Note 4    | ±5                                   | А    |  |  |  |  |  |
| I <sub>0</sub> (2)              | Output peak current non-repetitive - Note 5                  | ±2                                   | А    |  |  |  |  |  |
| I <sub>3</sub> Sink             | Sink current, t<1ms - Note 3                                 | 2                                    | Α    |  |  |  |  |  |
| I <sub>3</sub> Source           | Source current, t < 1ms                                      | 2                                    | А    |  |  |  |  |  |
| l <sub>3</sub>                  | Flyback pulse current at f=50 to 200 Hz, td 0µs - Note 4     | ±5                                   | А    |  |  |  |  |  |
| ESD Susceptibility              |                                                              |                                      |      |  |  |  |  |  |
| ESD1                            | Human body model (100 pF discharged through 1.5 k $\Omega$ ) | 2                                    | kV   |  |  |  |  |  |
| ESD2                            | EIAJ standard (200 pF discharged through 0 $\Omega$ )        | 300                                  | V    |  |  |  |  |  |
| Temperature                     |                                                              |                                      |      |  |  |  |  |  |
| T <sub>s</sub>                  | Storage temperature                                          | -40 to 150                           | °C   |  |  |  |  |  |
| T <sub>j</sub>                  | Junction temperature                                         | +150                                 | °C   |  |  |  |  |  |

Note:

- 1 Usually the flyback voltage is slightly more than 2 x VS. This must be taken into consideration when setting  $V_S$ .
- 2 Versus pin 4
- 3 V3 is higher than  $V_S$  during the first half of the flyback pulse.
- 4 Such repetitive output peak currents are usually observed just before and after the flyback pulse.
- 5 This non-repetitive output peak current can be observed, for example, during the Switch-On/Switch-Off phases. This peak current is acceptable providing the SOA is respected (Figure 10 and Figure 11).
- 6 All pins have a reverse diode towards pin 4, these diodes should never be forward-biased.
- 7 Input voltages must not exceed the lower value of either  $V_S$  + 2 or 40 volts.

577

Thermal data STV8172A

# 2 Thermal data

Table 2. Thermal data

| Symbol         | Parameter                             | Value | Unit |
|----------------|---------------------------------------|-------|------|
| $R_{thJC}$     | Junction-to-case thermal resistance   | 3     | °C/W |
| T <sub>T</sub> | Temperature for thermal shutdown      | 150   | °C   |
| T <sub>J</sub> | Recommended max. junction temperature | 120   | °C   |

# 3 Electrical characteristics

 $V_S = 34 \text{ V}$ ,  $T_{AMB} = 25^{\circ}\text{C}$ , unless otherwise specified.

Table 3. Electrical characteristics

| Symbol               | Parameter                                                        | Test Conditions                                                | Min. | Тур.  | Max.               | Unit  | Figure   |
|----------------------|------------------------------------------------------------------|----------------------------------------------------------------|------|-------|--------------------|-------|----------|
| Supply               |                                                                  |                                                                |      | 1     | •                  | •     | _        |
| V <sub>S</sub>       | Operating supply voltage range (V <sub>2</sub> -V <sub>4</sub> ) | See note below <sup>(1)</sup>                                  | 10   |       | 35                 | V     |          |
| l <sub>2</sub>       | Pin 2 quiescent current                                          | $I_3 = 0, I_5 = 0$                                             |      | 5     | 20                 | mA    | Figure 3 |
| I <sub>6</sub>       | Pin 6 quiescent current                                          | I <sub>3</sub> = 0, I <sub>5</sub> = 0, V <sub>6</sub><br>=35v | 8    | 19    | 50                 | mA    | Figure 3 |
| Input                |                                                                  |                                                                |      | -     |                    | •     | -        |
| I <sub>1</sub>       | Input bias current                                               | V <sub>1</sub> = 1 V, V <sub>7</sub> = 2.2 V                   |      | - 0.6 | -1.5               | μΑ    | Figure 3 |
| I <sub>7</sub>       | Input bias current                                               | V <sub>1</sub> = 2.2 V, V <sub>7</sub> = 1 V                   |      | - 0.6 | -1.5               | μА    |          |
| V <sub>IR</sub>      | Operating input voltage range                                    |                                                                | 0    |       | V <sub>S</sub> - 2 | ٧     |          |
| V <sub>I0</sub>      | Offset voltage                                                   |                                                                |      | 2     |                    | mV    |          |
| ΔV <sub>I0</sub> /dt | Offset drift versus temperature                                  |                                                                |      | 10    |                    | μV/°C |          |
| Output               |                                                                  |                                                                |      |       | •                  | •     |          |
| I <sub>0</sub>       | Operating peak output current                                    | 0° <t<sub>case&lt;125°C</t<sub>                                |      |       | ±1.25              | А     |          |
| V <sub>5L</sub>      | Output saturation voltage to pin 4                               | I <sub>5</sub> = 1.25 A                                        |      | 0.9   | 1.6                | V     | Figure 5 |
| V <sub>5H</sub>      | Output saturation voltage to pin 6                               | I <sub>5</sub> = -1.25 A                                       |      | 1.5   | 2.2                | V     | Figure 4 |
| Standby              |                                                                  |                                                                |      |       | •                  | •     |          |
| V <sub>5STBY</sub>   | Output voltage in standby                                        | $V_1 = V_7 = V_s = 0^{(2)}$                                    |      |       |                    |       | Figure 6 |
| Miscellan            | eous                                                             |                                                                |      |       |                    | I     | 1        |
| G                    | Voltage gain                                                     |                                                                | 80   |       |                    | dB    |          |
| V <sub>D5-6</sub>    | Diode forward voltage<br>between pins 5-6                        | I <sub>5</sub> = 1.25 A                                        |      | 1.5   | 2.1                | V     |          |
| V <sub>D3-2</sub>    | Diode forward voltage<br>between pins 3-2                        | I <sub>3</sub> = 1.25 A                                        |      | 1.5   | 2.1                | V     |          |
| V <sub>3SL</sub>     | Saturation voltage on pin 3                                      | I <sub>3</sub> = 20 mA                                         |      | 0.4   | 1                  | ٧     | Figure 5 |
| V <sub>3SH</sub>     | Saturation voltage to pin 2 (2nd part of flyback)                | I <sub>3</sub> = -1.25 A                                       |      | 1.8   | 2.6                | V     |          |

<sup>1.</sup> In normal applications, the peak flyback voltage is slightly greater than 2 x ( $V_S - V_4$ ). Therefore, ( $V_S - V_4$ ) = 35 V is not allowed without special circuitry.

<sup>2.</sup> Refer to *Figure 6*, standby condition.

Electrical characteristics STV8172A

Figure 3. Measurement of  $I_1$ ,  $I_2$  and  $I_6$ 



Figure 4. Measurement of V<sub>5H</sub>



Figure 5. Measurement of  $V_{3L}$  and  $V_{5L}$ 



# 4 Application hints

The yoke can be coupled either in AC or DC.

### 4.1 DC-coupled application

When DC coupled (see *Figure 6*), the display vertical position can be adjusted with input bias. On the other hand, 2 supply sources  $(V_S \text{ and } -V_{EE})$  are required.

A standby state will be reached by switching OFF the positive supply alone. In this state, where both inputs are the same voltage as pin 2 or higher, the output will sink negligible current from the deviation coil.

Figure 6. DC-coupled application



Application hints STV8172A

#### 4.1.1 Application hints

For calculations, treat the IC as an op-amp, where the feedback loop maintains  $V_1 = V_7$ .

#### Centering

Display will be centered (null mean current in yoke) when voltage on pin 7 is (R<sub>1</sub> is negligible):

$$V_7 = \frac{V_M + V_m}{2} \times \left(\frac{R_2}{R_2 + R_3}\right)$$

#### **Peak current**

$$I_{P} = \frac{(V_{M} - V_{m})}{2} \times \frac{R_{2}}{R_{1} \times R_{3}}$$

Example: for  $V_m = 2 V$ ,  $V_M = 5 V$  and  $I_P = 1 A$ 

Choose  $R_1$  in the1  $\Omega$  range, for instance  $R_1$ =1  $\Omega$ 

From equation of peak current:

$$\frac{R_2}{R_3} = \frac{2 \times I_P \times R_1}{V_M - V_m} = \frac{2}{3}$$

Then choose  $\rm R_2$  or  $\rm R_3.$  For instance, if  $\rm R_2$  = 10  $\rm k\Omega$  then  $\rm R_3$  = 15  $\rm k\Omega$ 

Finally, the bias voltage on pin 7 should be:

$$V_7 = \frac{V_M + V_m}{2} \times \frac{1}{1 + \frac{R_3}{R_2}} = \frac{7}{2} \times \frac{1}{2.5} = 1.4V$$

#### 4.1.2 Ripple rejection

When both ramp signal and bias are provided by the same driver IC, you can gain natural rejection of any ripple caused by a voltage drop in the ground (see *Figure 7*), if you manage to apply the same fraction of ripple voltage to both booster inputs. For that purpose, arrange an intermediate point in the bias resistor bridge, such that  $(R_8/R_7) = (R_3/R_2)$ , and connect the bias filtering capacitor between the intermediate point and the local driver ground. Of course,  $R_7$  should be connected to the booster reference point, which is the ground side of  $R_1$ .

Figure 7. Ripple rejection



Application hints STV8172A

### 4.2 AC-coupled applications

In AC-coupled applications (see *Figure 8*), only one supply (V<sub>S</sub>) is needed. The vertical position of the scanning cannot be adjusted with input bias (for that purpose, usually some current is injected or sunk with a resistor in the low side of the yoke).

Figure 8. AC-coupled application



#### 4.2.1 Application hints

Gain is defined as in the previous case:

$$I_p = \frac{V_M - V_m}{2} \times \frac{R_2}{R_1 \times R_3}$$

Choose  $R_1$  then either  $R_2$  or  $R_3$ . For good output centering,  $V_7$  must fulfill the following equation:

$$\frac{\frac{V_{S}}{2} - V_{7}}{R_{4} + R_{5}} = \frac{V_{7} - \frac{V_{M} + V_{m}}{2}}{R_{3}} + \frac{V_{7}}{R_{2}}$$

or

$$v_7 \times \left(\frac{1}{\mathsf{R}_3} + \frac{1}{\mathsf{R}_2} + \frac{1}{\mathsf{R}_4 + \mathsf{R}_5}\right) = \left(\frac{v_S}{2(\mathsf{R}_4 + \mathsf{R}_5)} + \frac{v_M + v_m}{2 \times \mathsf{R}_3}\right)$$

 $C_S$  performs an integration of the parabolic signal on  $C_L$ , therefore the amount of S correction is set by the combination of  $C_L$  and  $C_s$ .

### 4.3 Application with differential-output drivers

Certain driver ICs provide the ramp signal in differential form, as two current sources  $i_{+}$  and  $i_{-}$ with opposite variations.

Figure 9. Using a differential-output driver



Some definitions:

- $i_{cm}$  is the common-mode current:  $i_{cm} = \frac{1}{2}(i_+ + i_-)$
- at peak of signal,  $i_+ = i_{cm} + i_p$  and  $i_- = i_{cm} i_p$ , therefore the peak differential signal is  $i_p (-i_p) = 2 i_p$ , and the peak-peak differential signal,  $4i_p$ .

The application is described in *Figure 9* with DC yoke coupling. The calculations still rely on the fact that  $V_1$  remains equal to  $V_7$ .

Application hints STV8172A

#### 4.3.1 Centering

When idle, both driver outputs provide  $i_{cm}$  and the yoke current should be null ( $R_1$  is negligible), hence:

$$i_{cm} \cdot R_7 = i_{cm} \cdot R_2$$
 therefore  $R_7 = R_2$ 

#### 4.3.2 Peak current

Scanning current should be  $I_P$  when positive and negative driver outputs provide respectively  $i_{cm}$  -  $i_p$  and  $i_{cm}$  +  $i_p$ , therefore

$$(i_{cm}-i) \cdot R_7 = I_p \cdot R_1 + (i_{cm}+i) \cdot R_2$$

and since  $R_7 = R_2$ 

$$\frac{I_p}{i} = -\frac{2R_7}{R_1}$$

Choose  $R_1$  in the  $1\Omega$  range, the value of  $R_2 = R_7$  follows. Remember that i is one-quarter of driver peak-peak differential signal! Also check that the voltages on the driver outputs remain inside allowed range.

#### Example:

for  $i_{cm}$  = 0.4mA, i = 0.2mA (corresponding to 0.8mA of peak-peak differential current),  $I_{n}$  = 1A

Choose  $R_1 = 0.75\Omega$ , it follows  $R_2 = R_7 = 1.875 k\Omega$ 

#### 4.3.3 Ripple rejection

Make sure to connect R<sub>7</sub> directly to the ground side of R<sub>1</sub>.

### 4.3.4 Secondary breakdown diagrams

Figure 10. Output transistor safe operating area (SOA) for secondary breakdown



The diagram has been arbitrarily limited to max I0 (2A).

Figure 11. Secondary breakdown temperature derating curve (ISB = secondary breakdown current)



# 5 Mounting instructions

The power dissipated in the circuit is removed by adding an external heatsink. With the Heptawatt package, the heatsink is simply attached with a screw or a compression spring (clip).

A layer of silicon grease inserted between heatsink and package optimizes thermal contact. In DC-coupled applications we recommend to use a silicone tape between the device tab and the heatsink to electrically isolate the tab.

Figure 12. Mounting examples



STV8172A Pin configuration

# 6 Pin configuration

Figure 13. Pins 1 and 7



Figure 14. Pins 3, 5 and 6



**577** 

# 7 Package mechanical data

Figure 15. 7-pin Heptawatt package



Table 4. Heptawatt package

| Dim. | mm   |      |      | inches |      |       |
|------|------|------|------|--------|------|-------|
|      | Min. | Тур. | Max. | Min.   | Тур. | Max.  |
| Α    |      |      | 4.8  |        |      | 0.189 |
| С    |      |      | 1.37 |        |      | 0.054 |
| D    | 2.40 |      | 2.80 | 0.094  |      | 0.110 |
| D1   | 1.20 |      | 1.35 | 0.047  |      | 0.053 |
| E    | 0.35 |      | 0.55 | 0.014  |      | 0.022 |
| E1   | 0.70 |      | 0.97 | 0.028  |      | 0.038 |
| F    | 0.60 |      | 0.80 | 0.024  |      | 0.031 |

Table 4. Heptawatt package (continued)

|      | Tioptamati puolitago (cominada) |       |       |        |       |       |
|------|---------------------------------|-------|-------|--------|-------|-------|
| Dim. | mm                              |       |       | inches |       |       |
| G    | 2.34                            | 2.54  | 2.74  | 0.095  | 0.100 | 0.105 |
| G1   | 4.88                            | 5.08  | 5.28  | 0.193  | 0.200 | 0.205 |
| G2   | 7.42                            | 7.62  | 7.82  | 0.295  | 0.300 | 0.307 |
| H2   |                                 |       | 10.40 |        |       | 0.409 |
| Н3   | 10.05                           |       | 10.40 | 0.396  |       | 0.409 |
| L    | 16.70                           | 16.90 | 17.10 | 0.657  | 0.668 | 0.673 |
| L1   |                                 | 14.92 |       |        | 0.587 |       |
| L2   | 21.24                           | 21.54 | 21.84 | 0.386  | 0.848 | 0.860 |
| L3   | 22.27                           | 22.52 | 22.77 | 0.877  | 0.891 | 0.896 |
| L4   |                                 |       | 1.29  |        |       | 0.051 |
| L5   | 2.60                            | 2.80  | 3.00  | 0.102  | 0.110 | 0.118 |
| L6   | 15.10                           | 15.50 | 15.80 | 0.594  | 0.610 | 0.622 |
| L7   | 6.00                            | 6.35  | 6.60  | 0.0236 | 0.250 | 0.260 |
| L9   |                                 | 0.20  |       |        | 0.008 |       |
| L10  | 2.10                            |       | 2.70  | 0.082  |       | 0.106 |
| L11  | 4.30                            |       | 4.80  | 0.169  |       | 0.190 |
| М    | 2.55                            | 2.80  | 3.05  | 0.100  | 0.110 | 0.120 |
| M1   | 4.83                            | 5.08  | 5.33  | 0.190  | 0.200 | 0.210 |
| V4   | 40 (Typ.)                       |       |       |        |       |       |
| Dia. | 3.65                            |       | 3.85  | 0.144  |       | 0.152 |
|      | ı                               | 1     | 1     | 1      | l     |       |

### 7.1 Lead-free packaging

To meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label.

ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.

577

Revision history STV8172A

# 8 Revision history

Table 5. Document revision history

| Date          | Revision | Changes                                       |
|---------------|----------|-----------------------------------------------|
| August 2003   | 1        | First issue.                                  |
| November 2003 | 1.1      | Datasheet status changed to preliminary data. |
| December 2003 | 1.2      | Modification to Figure 13.                    |
| June 2004     | 1.3      | Datasheet status changed to datasheet.        |
| February 2005 | 2        | Updated Figure 9.                             |
| March 2005    | 3        | Status changed to datasheet.                  |
| 13-Nov-2008 4 |          | Section 7.1 added, new template applied.      |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

