# HSMP-381x, 481x Surface Mount RF PIN Low Distortion Attenuator Diodes



# **Data Sheet**

## **Description/Applications**

The HSMP-381x series is specifically designed for low distortion attenuator applications. The HSMP-481x products feature ultra low parasitic inductance in the SOT-23 and SOT-323 packages. They are specifically designed for use at frequencies which are much higher than the upper limit for conventional diodes.

A SPICE model is not available for PIN diodes as SPICE does not provide for a key PIN diode characteristic, carrier lifetime.

#### **Features**

- · Diodes Optimized for:
  - Low Distortion Attenuating
  - Microwave FrequencyOperation
- Surface Mount Packages •
  - Single and Dual Versions
  - Tape and Reel Options Available
- Low Failure in Time (FIT) Rate<sup>[1]</sup>
- Lead-free Option Available

#### Note:

1. For more information see the Surface Mount PIN Reliability Data Sheet.

# **Package Lead Code Identification, SOT-23** (Top View)



# Package Lead Code Identification, SOT-323 (Top View)











**DUAL CATHODE** 



| Absolute Maximum | Ratings <sup>[1]</sup> | $T_{C} = +25^{\circ}C$ |
|------------------|------------------------|------------------------|
|------------------|------------------------|------------------------|

| Symbol           | Parameter                         | Unit | S0T-23                  | S0T-323                 |
|------------------|-----------------------------------|------|-------------------------|-------------------------|
| l <sub>f</sub>   | Forward Current (1 µs Pulse)      | Amp  | 1                       | 1                       |
| P <sub>IV</sub>  | Peak Inverse Voltage              | V    | Same as V <sub>BR</sub> | Same as V <sub>BR</sub> |
| Tj               | Junction Temperature              | °C   | 150                     | 150                     |
| T <sub>stg</sub> | Storage Temperature               | °C   | -65 to 150              | -65 to 150              |
| θ <sub>jc</sub>  | Thermal Resistance <sup>[2]</sup> | °C/W | 500                     | 150                     |

#### Notes:

1. Operation in excess of any one of these conditions may result in permanent damage to the device.

2.  $T_c = +25^{\circ}C$ , where  $T_c$  is defined to be the temperature at the package pins where contact is made to the circuit board.

# Electrical Specifications $T_C = +25^\circ C$ (Each Diode) Conventional Diodes

| Part<br>Number<br>HSMP- | Package<br>Marking<br>Code | Lead<br>Code | Configuration  | Minimum<br>Breakdown<br>Voltage<br>V <sub>BR</sub> (V)                | Maximum<br>Total<br>Resistance<br>R <sub>T</sub> (Ω) | Maximum<br>Total<br>Capacitance<br>C <sub>T</sub> (pF) | Minimum<br>High<br>Resistance<br>R <sub>H</sub> (Ω) | Maximum<br>Low<br>Resistance<br>R <sub>L</sub> (Ω) |
|-------------------------|----------------------------|--------------|----------------|-----------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------|
| 3810                    | E0                         | 0            | Single         | 100                                                                   | 3.0                                                  | 0.35                                                   | 1500                                                | 10                                                 |
| 3812                    | E2                         | 2            | Series         |                                                                       |                                                      |                                                        |                                                     |                                                    |
| 3813                    | E3                         | 3            | Common Anode   |                                                                       |                                                      |                                                        |                                                     |                                                    |
| 3814                    | E4                         | 4            | Common Cathode |                                                                       |                                                      |                                                        |                                                     |                                                    |
| 381B                    | E0                         | В            | Single         |                                                                       |                                                      |                                                        |                                                     |                                                    |
| 381C                    | E2                         | С            | Series         |                                                                       |                                                      |                                                        |                                                     |                                                    |
| 381E                    | E3                         | E            | Common Anode   |                                                                       |                                                      |                                                        |                                                     |                                                    |
| 381F                    | E4                         | F            | Common Cathode |                                                                       |                                                      |                                                        |                                                     |                                                    |
| Test Con                | ditions                    |              |                | V <sub>R</sub> = V <sub>BR</sub><br>Measure<br>I <sub>R</sub> ≤ 10 µA | I <sub>F</sub> = 100 mA<br>f = 100 MHz               | V <sub>R</sub> = 50 V<br>f = 1 MHz                     | I <sub>R</sub> = 0.01 mA<br>f = 100 MHz             | I <sub>F</sub> = 20 mA<br>f= 100 MHz               |

### High Frequency (Low Inductance, 500 MHz – 3 GHz) PIN Diodes

| Part<br>Number<br>HSMP- | Package<br>Marking<br>Code | Lead<br>Code | Configuration | Minimum<br>Breakdown<br>Voltage<br>V <sub>BR</sub> (V) | Maximum<br>Series<br>Resistance<br>R <sub>S</sub> (Ω) | Typical<br>Total<br>Capacitance<br>C <sub>T</sub> (pF) | Maximum<br>Total<br>Capacitance<br>C <sub>T</sub> (pF) | Typical<br>Total<br>Inductance<br>L <sub>T</sub> (nH) |
|-------------------------|----------------------------|--------------|---------------|--------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------|
| 4810                    | EB                         | В            | Dual Cathode  | 100                                                    | 3.0                                                   | 0.35                                                   | 0.4                                                    | 1.0                                                   |
| 481B                    | EB                         | В            | Dual Cathode  |                                                        |                                                       |                                                        |                                                        |                                                       |
| Test Con                | ditions                    |              |               | $V_R = V_{BR}$<br>Measure<br>$I_R \le 10 \ \mu A$      | I <sub>F</sub> = 100 mA                               | V <sub>R</sub> = 50 V<br>f = 1 MHz                     | $V_R = 50 V$<br>f = 1 MHz<br>$V_R = 0 V$               | f = 500 MHz-<br>3 GHz                                 |

| Part Number<br>HSMP- | Series Resistance $\mathbf{R}_{\mathbf{S}}(\Omega)$ | Carrier Lifetime $	au$ (ns)                       | Reverse Recovery Time<br>T <sub>rr</sub> (ns)                   | Total Capacitance<br>C <sub>T</sub> (pF) |
|----------------------|-----------------------------------------------------|---------------------------------------------------|-----------------------------------------------------------------|------------------------------------------|
| 381x                 | 75                                                  | 1500                                              | 300                                                             | 0.27 @ 50 V                              |
| Test Conditions      | l <sub>F</sub> = 1 mA<br>f = 100 MHz                | I <sub>F</sub> = 50 mA<br>I <sub>R</sub> = 250 mA | V <sub>R</sub> = 10 V<br>I <sub>F</sub> = 20 mA<br>90% Recovery | f = 1 MHz                                |

Typical Parameters at  $T_c = 25^{\circ}C$  (unless otherwise noted), Single Diode



Figure 1. RF Capacitance vs. Reverse Bias.



Figure 2. RF Resistance vs. Forward Bias Current.



Figure 3. 2nd Harmonic Input Intercept Point vs. Diode RF Resistance.



Figure 4. Forward Current vs. Forward Voltage.



Figure 5. Four Diode  $\pi$  Attenuator. See Application Note 1048 for Details.

#### **Typical Applications for HSMP-481x Low Inductance Series**

#### Microstrip Series Connection for HSMP-481x Series

In order to take full advantage of the low inductance of the HSMP-481x series when using them in series applications, both lead 1 and lead 2 should be connected together, as shown in Figure 7.

#### Microstrip Shunt Connections for HSMP-481x Series

In Figure 8, the center conductor of the microstrip line is interrupted and leads 1 and 2 of the HSMP-481x series diode are placed across the resulting gap. This forces the 1.5 nH lead inductance of leads 1 and 2 to appear as part of a low pass filter, reducing the shunt parasitic inductance and increasing the maximum available attenuation. The 0.3 nHof shunt inductance external to the diode is created by the via holes, and is a good estimate for 0.032" thick material.



Figure 6. Internal Connections.



Figure 7. Circuit Layout.



Figure 8. Circuit Layout.





#### Typical Applications for HSMP-481x Low Inductance Series (continued)

# Co-Planar Waveguide Shunt Connection for HSMP-481x Series

Co-Planar waveguide, with ground on the top side of the printed circuit board, is shown in Figure 10. Since it eliminates the need for via holes to ground, it offers lower shunt parasitic inductance and higher maximum attenuation when compared to microstrip circuit.



# Equivalent Circuit Model HSMS-381x Chip\*



\*See AN1124 for package models.

Figure 10. Circuit Layout.



Figure 11. Equivalent Circuit.

#### **Assembly Information** SOT-323 PCB Footprint

A recommended PCB pad layout for the miniature SOT-323 (SC-70) package is shown in Figure 12 (dimensions are in inches). This layout provides ample allowance for package placement by automated assembly equipment without adding parasitics that could impair the performance.



**Dimensions in inches** 

Figure 12. Recommended PCB Pad Layout for Avago's SC70 3L/SOT-323 Products.

#### **SOT-23 PCB Footprint**



Figure 13. Recommended PCB Pad Layout for Avago's SOT-23 Products.



#### **SMT** Assembly

Reliable assembly of surface mount components is a complex process that involves many material, process, and equipment factors, including: method of heating (e.g., IR or vapor phase reflow, wave soldering, etc.) circuit board material, conductor thickness and pattern, type of solder alloy, and the thermal conductivity and thermal mass of components. Components with a low mass, such as the SOT-323/-23 package, will reach solder reflow temperatures faster than those with a greater mass.

Avago's diodes have been qualified to the timetemperature profile shown in Figure 14. This profile is representative of an IR reflow type of surface mount assembly process.

After ramping up from room temperature, the circuit board with components attached to it (held in place with solder paste) passes through one or more preheat zones. The preheat zones increase the temperature of the board and components to prevent thermal shock and begin evaporating solvents from the solder paste. The reflow zone briefly elevates the temperature sufficiently to produce a reflow of the solder.

The rates of change of temperature for the ramp-up and cool-down zones are chosen to be low enough to not cause deformation of the board or damage to components due to thermal shock. The maximum temperature in the reflow zone  $(T_{MAX})$  should not exceed 235°C.

These parameters are typical for a surface mount assembly process for Avago diodes. As a general guideline, the circuit board and components should be exposed only to the minimum temperatures and times necessary to achieve a uniform reflow of solder.



Figure 14. Surface Mount Assembly Profile.

#### Package Dimensions Outline SOT-323 (SC-70)





DIMENSIONS (mm) SYMBOL MIN. MAX. 0.80 1.00 А A1 0.00 0.10 В 0.15 0.40 C 0.10 0.20 D 1.80 2.25 1.40 E1 1.10 е 0.65 typical e1 1.30 typical 1.80 2.40 Ε 0.425 typical L

Outline 23 (SOT-23)







Notes: XXX-package marking Drawings are not to scale

|        | DIMENSIONS (mm) |       |  |  |
|--------|-----------------|-------|--|--|
| SYMBOL | MIN.            | MAX.  |  |  |
| Α      | 0.79            | 1.20  |  |  |
| A1     | 0.000           | 0.100 |  |  |
| В      | 0.37            | 0.54  |  |  |
| C      | 0.086           | 0.152 |  |  |
| D      | 2.73            | 3.13  |  |  |
| E1     | 1.15            | 1.50  |  |  |
| е      | 0.89            | 1.02  |  |  |
| e1     | 1.78            | 2.04  |  |  |
| e2     | 0.45            | 0.60  |  |  |
| E      | 2.10            | 2.70  |  |  |
| L      | 0.45            | 0.69  |  |  |

#### **Package Characteristics**

Drawings are not to scale

| Lead Material Cop             | per (SOT-323); Alloy 42 (SOT-23) |
|-------------------------------|----------------------------------|
| Lead Finish Tin-Le            | ad 85-15% (Non lead-free option) |
|                               | or Tin 100% (Lead-free option)   |
| Maximum Soldering Temperature |                                  |
| Minimum Lead Strength         |                                  |
| Typical Package Inductance    |                                  |
| Typical Package Capacitance   |                                  |

#### **Ordering Information**

Specify part number followed by option. For example:



Bulk or Tape and Reel Option Part Number; x = Lead Code Surface Mount PIN

#### **Option Descriptions**

-BLK = Bulk, 100 pcs. per antistatic bag

-TR1 = Tape and Reel, 3000 devices per 7" reel

-TR2 = Tape and Reel, 10,000 devices per 13" reel

Tape and Reeling conforms to Electronic Industries RS-481, "Taping of Surface Mounted Components for Automated Placement."

For lead-free option, the part number will have the character "G" at the end, eg. -TR2G for a 10K pc lead-free reel.

# Device Orientation For Outlines SOT-23/323



# Tape Dimensions and Product Orientation For Outline SOT-23





|                     | DESCRIPTION                                 | SYMBOL         | SIZE (mm)                           | SIZE (INCHES)                       |
|---------------------|---------------------------------------------|----------------|-------------------------------------|-------------------------------------|
| CAVITY              | LENGTH                                      | A              | $\textbf{3.15} \pm \textbf{0.10}$   | $\textbf{0.124} \pm \textbf{0.004}$ |
|                     | WIDTH                                       | Bo             | $\textbf{2.77} \pm \textbf{0.10}$   | $\textbf{0.109} \pm \textbf{0.004}$ |
|                     | DEPTH                                       | K <sub>0</sub> | $\textbf{1.22} \pm \textbf{0.10}$   | $\textbf{0.048} \pm \textbf{0.004}$ |
|                     | PITCH                                       | Р              | $\textbf{4.00} \pm \textbf{0.10}$   | $\textbf{0.157} \pm \textbf{0.004}$ |
|                     | BOTTOM HOLE DIAMETER                        | D <sub>1</sub> | 1.00 + 0.05                         | $\textbf{0.039} \pm \textbf{0.002}$ |
| PERFORATION         | DIAMETER                                    | D              | 1.50 + 0.10                         | 0.059 + 0.004                       |
|                     | PITCH                                       | Po             | $\textbf{4.00} \pm \textbf{0.10}$   | $\textbf{0.157} \pm \textbf{0.004}$ |
|                     | POSITION                                    | E              | $\textbf{1.75} \pm \textbf{0.10}$   | $\textbf{0.069} \pm \textbf{0.004}$ |
| CARRIER TAPE        | WIDTH                                       | w              | 8.00 +0.30-0.10                     | 0.315+0.012-0.004                   |
|                     | THICKNESS                                   | t1             | $\textbf{0.229} \pm \textbf{0.013}$ | $0.009 \pm 0.0005$                  |
| DISTANCE<br>BETWEEN | CAVITY TO PERFORATION<br>(WIDTH DIRECTION)  | F              | $\textbf{3.50} \pm \textbf{0.05}$   | $\textbf{0.138} \pm \textbf{0.002}$ |
| CENTERLINE          | CAVITY TO PERFORATION<br>(LENGTH DIRECTION) | P <sub>2</sub> | $\textbf{2.00} \pm \textbf{0.05}$   | $\textbf{0.079} \pm \textbf{0.002}$ |

8

# Tape Dimensions and Product Orientation For Outline SOT-323



For product information and a complete list of distributors, please go to our web site: **www.avagotech.com** 

Avago, Avago Technologies, and the A logo are trademarks of Avago Technologies, Limited in the United States and other countries.

Data subject to change. Copyright  $\odot$  2006 Avago Technologies, Limited. All rights reserved. Obsoletes 5989-4025EN

AV01-0332EN July 20, 2006

